# Computer Architecture I Spring, 2022 Homework 6

ShanghaiTech University

Due: May 7, 2022, 23:59

#### Instructions

This homework will help you review CPU caches. Remember to go through the textbook and all the lecture slides related.

#### Submission Guideline

- Both hand-writing and typesetting are accepted. You may find a LaTeX template helpful on our course website.
- Only PDF submissions to Gradescope will be counted. If you choose to write by hand, make sure it is transformed into a PDF document. Both scanning and taking photos are accepted.
- Please assign your answers properly on Gradescope. Any submission without proper assignment will result in a 25% point reduction.



# 1 Shut Up and Take My Cache!

In this section, we will review some basics of cache. A program is run on a byte-addressed system with a single-level cache. After a while, the entire cache has the state in Figure 1.



Figure 1: Layout for a cache implementation

| 1. (2 points) In Figure 1, what is a row stands for?  A. One set B. One cache block. C. One entire cache. D. Not listed in choices.                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Your answer: A OB OC OD                                                                                                                                                                                                                                   |
| 2. (2 points) In Figure 1, what is V stands for?  A. Valid bit B. Vacant bit. C. Visited bit.                                                                                                                                                             |
| Your answer: OA OB OC                                                                                                                                                                                                                                     |
| 3. (2 points) What is the type of the cache described in Figure 1?  A. Direct-Mapped cache.  B. Set-Associative Cache (If you choose this, write down its associativity).  C. Fully-Associative Cache (If you choose this, write down its associativity). |
| Your answer:  O A O B (Associativity:) O C (Associativity:)                                                                                                                                                                                               |
| 4. (3 points) What is the ( Tag : Set Index : Byte Offset ) breakdown of memory addresses in Figure 1?                                                                                                                                                    |
| Your answer:  1. Tag:                                                                                                                                                                                                                                     |
| 5. (2 points) Is it TRUE that conflict misses cannot occur in fully-associated caches?  A. Yes. B. No.  Your answer:  A  B                                                                                                                                |
|                                                                                                                                                                                                                                                           |

6. (3 points) Tell the difference(s) between Conflict Miss and Capacity Miss.

Your answer: Conflict Miss occurs when the cache line has been replaced by others with the same index in direct map and n-way set associativity. (Shere is some capacity Miss occurs when the limit capacity of cache cannot set move data, which means there are no enough space to contain all data. (Cache is all full)

- 7. (12 points) For each of the following accesses to the cache described in Figure 1, determine if each access would be a hit or miss based on the cache state shown above. If it is a miss, classify the miss type(s). If multiple miss types may exist depending on prior memory accesses, select *all possible* miss types. For each access, you will get
  - 2 points if you choose all correct choice(s),
  - 1 point if you choose partial correct choice(s), and,
  - 0 point if you give no choice(s) or wrong choice(s).

Each memory access should be considered *dependently*. In particular, *Do update* the cache status after each memory access. If a replacement happens, data in the first slot will always be evicted.

| Order | Address                         | Access Outcome |
|-------|---------------------------------|----------------|
| 1     | 0b 101001 00 <mark>0</mark> 100 | 1              |
| 2     | 0ъ 011010 110100                | 2              |
| 3     | 0ъ 111110 101000                | 3              |
| 4     | 0ъ 000011 111100                | 4              |
| 5     | 0ъ 000011 011001                | 5              |
| 6     | 0ъ 100110 101100                | 6              |
|       | 1 try 1                         |                |

| Your answer: Note: Each access may have one or n                                                                        | nore correct choice(s). |
|-------------------------------------------------------------------------------------------------------------------------|-------------------------|
| 1 Hit Compulsory Miss                                                                                                   |                         |
| 2. \( \) Hit \( \) Compulsory Miss                                                                                      | ○ Conflict Miss         |
| 3. O Hit Compulsory Miss                                                                                                | Conflict Miss           |
| 4. O Hit Compulsory Miss                                                                                                | Conflict Miss           |
| 5. O Hit Compulsory Miss                                                                                                | ○ Conflict Miss         |
| 2.  Hit Compulsory Miss 3.  Hit Compulsory Miss 4.  Hit Compulsory Miss 5.  Hit Compulsory Miss 6.  Hit Compulsory Miss | Conflict Miss           |

8. (6 points) The specification sheet of the system is given below. What is the Average Memory Access Time (AMAT) of memory accesses in Question 7? What is the AMAT if we remove this cache? Please give your answer in nanosecond (ns). You shall have the formula, the unit of results and the deriving procedure presented in your answer. (Note: A 1 gigahertz (GHz) processor ticks a cycle for each 1 nanosecond)

System Frequency 2 GHz /NS
Cache Access Latency 2 Cycles
Main Memory Access Latency 600 Cycles

Table 1: Specification Sheet



## 2 Oops ... Too many bites (bytes)

In this sections, we will review the implementation of caches and replacement policies.

1. (15 points) Let's Draw It Out!  $\boldsymbol{4}$ 

7

Sketch the organization of a *four-way set associative* cache with a cache block size of 16 bytes and a total size of 128 bytes. Your sketch should have a style similar to Figure 1. The memory addresses are 12-bit long.

In your sketch, the following components should be also presented.

- 1. the width of set index, tag and data fields of memory addresses (3 points),
- 2. logical components used for comparison and selection (2 points),
- 3. the type of multiplexer (e.g.  $2 \rightarrow 1, 4 \rightarrow 1, 8 \rightarrow 1, 16 \rightarrow 1, \text{ etc.}$ ) (1 point),
- 4. the number of sets (1 point), and,
- 5. an implementation layout including wiring and placement of cache elements (8 points).





In the following questions, we will examine how replacement policies affect miss rate.

After the system is cold start, the address sequence of warm-up accesses is:

0x21, 0x36, 0x76, 0x61, 0x51, 0x01, 0x26, 0x10, 0x26, 0x36.

After all warm-up accesses are done, the address sequence of follow-up accesses is: 0x30, 0x40, 0x52, 0x44, 0x56, 0x48, 0x5A, 0x4C, 0x10, 0x3B, 0x5C, 0x30, 0x5E.

2. (2 points) Which locality(s) can you observe in the follow-up accesses?

**Your answer:** Note: There may exist(s) one or more correct choice(s). Spatial locality \ Temporal locality

3. (2 points) Assume Least Recently Used (LRU) replacement policy is applied. Circle out all access(es) with cache hit in the follow-up accesses.

Your answer: Circle the access(es) that meets a cache hit! (like this: Oxff)



4. (2 points) Assume Most Recently Used (MRU) replacement policy is applied. Circle out all access(es) with cache hit in the follow-up accesses.

Your answer: Circle the access(es) that meets a cache hit! (like this: Oxff)

5. (6 points) The specification sheet of the system is given below. What is the Average Memory Access Time (AMAT) of memory accesses in the question 3 and 4? Please give your answer in nanosecond (ns). You shall have the formula, the unit of results and the deriving procedure presented in your answer. (Note: A 1 gigahertz (GHz) processor ticks a cycle for each 1 nanosecond)

| System Frequency           | $2~\mathrm{GHz}$ |
|----------------------------|------------------|
| Cache Access Latency       | 2 Cycles         |
| Main Memory Access Latency | 130 Cycles       |

Table 2: Specification Sheet

Your answer: Miss Rate: Rs 73 Rep 75

Qq: AMA7 = Hit time + Miss Rate\* Miss Penalty

= 2 Cycles 
$$\times \frac{lns}{2Cydes}$$
 +  $\frac{1}{13}$  X13 D Cycles  $\times \frac{lns}{2Cydes}$  = 2 bns

= bns

$$= 2 lns$$

= bns

#### 3 Let's See Some Real World Example

Each time when you access the course website, your activity will be recorded into our web server logs! This is the definition of the web server log for our Computer Architecture course website. Assume our web server is a 32-bit machine. In this question, we will examine code optimizations to improve log processing speed. The data structure for the log is defined below.

Assume the following processing function for the log. This function determines the most frequently observed source IPs during the given hour that succeed to connect our website.

```
topK_success_sourceIP (int hour);
```

1. (2 points) Which field(s) in a log entry will be accessed for the given log processing function?

| Your answer: Note | : There may exist(s) one or more correct choice(s).                                  |
|-------------------|--------------------------------------------------------------------------------------|
| src_ip O URL      | : There may exist(s) one or more correct choice(s).  Oreference_time Obrowser Status |

2. (1 point) Assuming 32-byte cache blocks and no prefetching, how many cache misses per entry does the given function incur on average?

| Your answer: | 2.5 |  |  |
|--------------|-----|--|--|

3. (3 points) How can you reorder the data structure to improve cache utilization and access locality? Justify your modification.

```
Your answer:

Int status /* MTP response status code. (e.g. 404) */
long reference_time; /* The time user referenced to our website. */
long reference_time; /* Remote IP address */
char browser[64]; * Remote IP address */
char browser[64]; *
```

4. (6 points) To mitigate the miss in the question 2, design a different data structure. How would you rewrite the program to improve the overall performance?

Your answer shall include:

- A new layout of data structure of our server logs.
- A description of how your function would improve the overall performance.
- How many cache misses per entries does your improved design incur on average?

```
Your answer:

struct log_entry {
    int status; /* HTTP response status code. (e.g. 404) */
    int src_ip; /* Remote IP address */
    long reference_time; /* The time user referenced to our website. */
} log[NUM_ENTRIES];
```

In this case, we only need 16 bytes to stove one log-entry in cache, we have subjectly array and spatial locality, we can stove next log-entry before we leave front one.

1 = 0.5, only the first the before two log-entries will miss, it's a seguence (miss, hit, hit, hit, hit, hit; miss, hit, hit, hit, hit, hit; --)

### One more thing...

Phew! That's all about cache! Tell us your feeling after finish this homework. Thank You! Don't worry if you did not assign this to Gradescope. This part is *optional*.

|                    | <br> |  |
|--------------------|------|--|
| Your answer:       |      |  |
| ( ):) I feel good. |      |  |
| ○ :( I feel bad.   |      |  |

2. (0 points) Do you think this homework is hard for you?

1. (0 points) How do you feel after you have done this homework?

| Your answer:                            |
|-----------------------------------------|
| ○ It's really difficult for me!         |
| I think it is a little bit challenging. |
| $\bigcirc$ I am okay with that.         |
| ○ This is too easy for me.              |

3. (0 points) Your voice will be secretly heard by our team. Is there anything you want to feedback?

| Your answer: |
|--------------|
|              |
|              |
|              |
|              |

Thank you! Now you are clear with cache! :)